# Clock Synthesizer for Intel Mobile PCI-Express Chipset #### **Features** - Low Power CK505 compatible clock synthesizer - SLG8SP510 is a cost reduced CK505 with integrated voltage regulator for mobile applications - Scalable Low Voltage VDD I/O (3.3V to 1.05V) to reduce power consumption - Low Power differential outputs with integrated series termination resistors (50 ohm resistor to GND and 33 ohm series resistor not needed) - Integrated CK\_SSCD function to provide additional Spread Spectrum support for GMCH - CLK\_REQ# inputs to support SRC clock power management Table 1. Frequency Select Table (FS\_C, FS\_B, FS\_A) | F<br>S<br>C | F<br>S<br>B | F<br>S<br>Ā | CPU | SRC | PCI | REF | DOT_<br>96 | USB | |-------------|-------------|-------------|-------|-------|-------|--------|------------|-------| | U | • | А | (MHz) | (MHz) | (MHz) | (MHz) | (MHz) | (MHz) | | 0 | 0 | 0 | 266.6 | 100.0 | 33.3 | 14.318 | 96.0 | 48.0 | | 0 | 0 | 1 | 133.3 | 100.0 | 33.3 | 14.318 | 96.0 | 48.0 | | 0 | 1 | 0 | 200.0 | 100.0 | 33.3 | 14.318 | 96.0 | 48.0 | | 0 | 1 | 1 | 166.6 | 100.0 | 33.3 | 14.318 | 96.0 | 48.0 | | 1 | 0 | 0 | 333.3 | 100.0 | 33.3 | 14.318 | 96.0 | 48.0 | | 1 | 0 | 1 | 100.0 | 100.0 | 33.3 | 14.318 | 96.0 | 48.0 | | 1 | 1 | 0 | 400.0 | 100.0 | 33.3 | 14.318 | 96.0 | 48.0 | | 1 | 1 | 1 | | | Rese | erved | | | Table 2. LCDCLK & 27M\_SS Spread Spectrum Table | B1b5 | B1b3 | B1b2 | B1b1 | Spread Spectrum % | |------|------|------|------|-------------------| | 0 | 0 | 0 | 0 | Reserved | | 0 | 0 | 0 | 1 | Reserved | | 0 | 0 | 1 | 0 | -0.50% SS | | 0 | 0 | 1 | 1 | -1.00% SS | | 0 | 1 | 0 | 0 | -1.50% SS | | 0 | 1 | 0 | 1 | -2.00% SS | | 0 | 1 | 1 | 0 | -2.50% SS | | 0 | 1 | 1 | 1 | Reserved | | 1 | 0 | 0 | 0 | Reserved | | 1 | 0 | 0 | 1 | Reserved | | 1 | 0 | 1 | 0 | +/-0.25% SS | | 1 | 0 | 1 | 1 | +/-0.50% SS | | 1 | 1 | 0 | 0 | +/-0.75% SS | | 1 | 1 | 0 | 1 | +/-1.00% SS | | 1 | 1 | 1 | 0 | +/-1.25% SS | | 1 | 1 | 1 | 1 | Reserved | Table 3. SEL\_LCDCLK# Input Functional Table | SEL_LCDCLK# | Pin 13/14 | Pin 17/18 | |-------------|------------------|------------------| | 0 | DOT_96 / DOT_96# | LCDCLK / LCDCLK# | | 1 | SRC_0 / SRC_0# | 27M / 27M_SS | 64 pin TSSOP Package #### **Output Summary** - 2- differential CPU clock outputs @ 0.7V - 1 selectable differential CPU/SRC clock output @ 0.7V - 1 selectable differential DOT96/SRC clock output @ 0.7V - 8 differential Serial Reference Clock (SRC) clock outputs 0.7V - 1 selectable LCDCLK/27M clock output - 1 single-ended 48MHz clock output @ 3.3V - 6 single-ended 33MHz clock outputs @ 3.3V - 1 single-ended 14.318MHz clock output @ 3.3V #### **Pin Configuration** 64-pin TSSOP ^ This pin has internal pull-down to GND Other brands and names may be claimed as the property of others Revised July 24, 2007 ### **Pin Description** | Pin# | Name | Туре | Description | |------|-----------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PCI_0/CLKREQ_A# | I/O, SE | Configurable PCI clock output or CLKREQ input. | | 2 | VDD_PCI | PWR | 3.3V power supply for outputs. | | 3 | PCI_1/CLKREQ_B# | I/O, SE | Configurable PCI clock output or CLKREQ input. | | 4 | PCI_2 | O, SE | PCI clock output. | | 5 | PCI_3 | O, SE | PCI clock output. | | 6 | PCI_4/SEL_LCDCL<br>K# | I/O, SE | PCI clock output. 3.3V input to select output function of pin 13/14 and 17/18. 0 = LCDCLK & DOT_96 for internal graphic controller support 1 = 27M & 27M_SS & SRC_0 for external graphic controller support | | 7 | PCIF_5/ITP_EN | I/O, SE | Free running PCI clock output. When ITP_EN input is sampled HIGH during CKPWRGD assertion, it will configure CPU_ITP/SRC_8 as CPU output. | | 8 | VSS_PCI | GND | Ground for outputs. | | 9 | VDD_48 | PWR | 3.3V power supply for outputs. | | 10 | USB/FS_A | I/O, SE | USB clock output. Frequency Select input to determine CPU output frequency. | | 11 | VSS_48 | GND | Ground for outputs. | | 12 | VDD_I/O | PWR | Low voltage I/O power supply for outputs. | | 13 | SRC_0/DOT_96 | O, DIF | Configurable SRC or 96 MHz DOT clock output. | | 14 | SRC_0#/DOT_96# | O, DIF | Configurable SRC or 96 MHz DOT clock output. | | 15 | VSS_I/O | GND | Ground for outputs. | | 16 | VDD_PLL3 | PWR | 3.3V power supply for outputs. | | 17 | LCDCLK/27M | O, DIF/SE | Clock output for graphic contoller. | | 18 | LCDCLK#/27M_SS | O, DIF/SE | Clock output for graphic contoller. | | 19 | VSS_PLL3 | GND | Ground for outputs. | | 20 | VDD_PLL3_I/O | PWR | Low voltage I/O power supply for outputs. | | 21 | SRC_2 | O, DIF | Configurable Serial Reference clock for SATA or PCI Express device. | | 22 | SRC_2# | O, DIF | Configurable Serial Reference clock for SATA or PCI Express device. | | 23 | VSS_SRC | GND | Ground for outputs. | | 24 | SRC_3/CLKREQ_C<br># | I/O | Configurable differential SRC clock output or CLKREQ input. | | 25 | SRC_3#/CLKREQ_<br>D# | I/O | Configurable differential SRC clock output or CLKREQ input. | | 26 | VDD_SRC_I/O | PWR | Low voltage I/O power supply for outputs. | | 27 | SRC_4 | O, DIF | Differential Serial Reference Clock output. | | 28 | SRC_4# | O, DIF | Differential Serial Reference Clock output. | | 29 | VSS_SRC | GND | Ground for outputs. | | 30 | SRC_9 | O, DIF | Differential Serial Reference Clock output. | | 31 | SRC_9# | O, DIF | Differential Serial Reference Clock output. | 000-0084510-10 Page 2 of 24 ### Pin Description (continued) | pled LOW. SRC_8/CPU_ITP O, DIF Selectable differential CPU or SRC output. It will configure as CPU clock when ITP_EN is sampled LOW. I No connect VDD_CPU_I/O PWR Low voltage I/O power supply for outputs. CPU_1_MCH# O, DIF Differential CPU Clock output. CPU_1_MCH O, DIF Differential CPU Clock output. CPU_0# CPU_0# O, DIF Differential CPU Clock output. CPU_0 Differential CPU Clock output. CPU_0 CPU_0 Differential CPU Clock output. CPU_0 CRPWRGD/PD# I CKPWRGD is a 3.3V LVTTL iput. It acts as a level sensitive strobe to latch the | Pin# | Name | Туре | Description | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------|--------|-----------------------------------------------------------------------------| | # SRC_10 | 32 | | I/O | Configurable differential SRC clock output or CLKREQ input. | | 35 SRC_10# O, DIF Differential Serial Reference Clock output. | 33 | SRC_11/CLKREQ_H<br># | I/O | Configurable differential SRC clock output or CLKREQ input. | | 36 VDD_SRC_I/O | 34 | SRC_10 | O, DIF | Differential Serial Reference Clock output. | | 37 CPU_STOP# I 3.3V LVTTL input for CPU_STOP#. 38 PCLSTOP# I 3.3V LVTTL input for CPU_STOP#. 39 VDD_SRC PWR 3.3V power supply for outputs. 40 SRC_6# O, DIF Differential Serial Reference Clock output. 41 SRC_6 O, DIF Differential Serial Reference Clock output. 42 VSS_SRC GND Ground for outputs. 43 SRC_7#/CLKREQ_ F/ I/O Configurable differential SRC clock output or CLKREQ input. 44 SRC_7/CLKREQ_F# I/O Configurable differential SRC clock output or CLKREQ input. 45 VDD_SRC_I/O PWR Low voltage I/O power supply for outputs. 46 SRC_8#/CPU_ITP# O, DIF Selectable differential CPU or SRC output. It will configure as CPU clock when ITP_EN is sampled HIGH. It will configure as SRC clock when ITP_EN is sampled HIGH. It will configure as SRC clock when ITP_EN is sampled LOW. 47 SRC_8/CPU_ITP O, DIF Selectable differential CPU or SRC output. It will configure as CPU clock when ITP_EN is sampled HIGH. It will configure as SRC clock when ITP_EN is sampled LOW. 48 NC I No connect 49 VDD_CPU_I/O PWR Low voltage I/O power supply for outputs. 50 CPU_1_MCH# O, DIF Differential CPU Clock output. 51 CPU_1_MCH O, DIF Differential CPU Clock output. 52 VSS_CPU GND Ground for outputs. 53 CPU_0# O, DIF Differential CPU Clock output. 54 CPU_0 O, DIF Differential CPU Clock output. 55 VDD_CPU PWR 3.3V power supply for outputs. 56 CKPWRGD/PD# I CKPWRGD is a 3.3V LVTTL iput. It acts as a level sensitive strobe to latch the FS pins and other multiplexed inputs. After CKPWRGD assertion, it becomes a real time input for asserting power down (active high). 57 FS_B/TEST_MODE I Frequency Select input to determine CPU output frequency. When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or Hi-Z, 1 = REF 58 VSS_REF GND Ground for outputs. 59 XTAL_OUT O, SE 14.318MHz crystal output. | 35 | SRC_10# | O, DIF | Differential Serial Reference Clock output. | | 38 PCI_STOP# | 36 | VDD_SRC_I/O | PWR | Low voltage I/O power supply for outputs. | | 39 VDD_SRC | 37 | CPU_STOP# | I | 3.3V LVTTL input for CPU_STOP#. | | 40 SRC_6# O, DIF Differential Serial Reference Clock output. 41 SRC_6 O, DIF Differential Serial Reference Clock output. 42 VSS_SRC GND Ground for outputs. 43 SRC_7#/CLKREQ_ I/O Configurable differential SRC clock output or CLKREQ input. 44 SRC_7/CLKREQ_F# I/O Configurable differential SRC clock output or CLKREQ input. 45 VDD_SRC_I/O PWR Low voltage I/O power supply for outputs. 46 SRC_8#/CPU_ITP# O, DIF Selectable differential CPU or SRC output. It will configure as CPU clock when ITP_EN is sampled HIGH. It will configure as SRC clock when ITP_EN is sampled LOW. 47 SRC_8/CPU_ITP O, DIF Selectable differential CPU or SRC output. It will configure as CPU clock when ITP_EN is sampled LOW. 48 NC I No connect 49 VDD_CPU_I/O PWR Low voltage I/O power supply for outputs. 50 CPU_1_MCH# O, DIF Differential CPU Clock output. 51 CPU_1_MCH O, DIF Differential CPU Clock output. 52 VSS_CPU GND Ground for outputs. 53 CPU_0# O, DIF Differential CPU Clock output. 54 CPU_0 O, DIF Differential CPU Clock output. 55 VDD_CPU PWR 3.3V power supply for outputs. 56 CKPWRGD/PD# I CKPWRGD is a 3.3V LVTTL iput. It acts as a level sensitive strobe to latch the FS pins and other multiplexed inputs. After CKPWRGD assertion, it becomes a real time input for asserting power down (active high). 57 FS_B/TEST_MODE I Frequency Select input to determine CPU output frequency. When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or Hi-Z. 0 = Hi-Z, 1 = REF | 38 | PCI_STOP# | I | 3.3V LVTTL input for PCI_STOP#. | | 41 SRC_6 O, DIF Differential Serial Reference Clock output. 42 VSS_SRC GND Ground for outputs. 43 SRC_7#/CLKREQ_ E# I/O Configurable differential SRC clock output or CLKREQ input. 44 SRC_7/CLKREQ_F# I/O Configurable differential SRC clock output or CLKREQ input. 45 VDD_SRC_I/O PWR Low voltage I/O power supply for outputs. 46 SRC_8#/CPU_ITP# O, DIF Selectable differential CPU or SRC output. It will configure as CPU clock when ITP_EN is sampled HIGH. It will configure as SRC clock when ITP_EN is sampled LOW. 47 SRC_8/CPU_ITP O, DIF Selectable differential CPU or SRC output. It will configure as SRC clock when ITP_EN is sampled HIGH. It will configure as SRC clock when ITP_EN is sampled LOW. 48 NC I No connect 49 VDD_CPU_I/O PWR Low voltage I/O power supply for outputs. 50 CPU_1_MCH# O, DIF Differential CPU Clock output. 51 CPU_1_MCH# O, DIF Differential CPU Clock output. 52 VSS_CPU GND Ground for outputs. 53 CPU_0# O, DIF Differential CPU Clock output. 54 CPU_0 O, DIF Differential CPU Clock output. 55 VDD_CPU PWR 3.3V power supply for outputs. 56 CKPWRGD/PD# I CKPWRGD is a 3.3V LVTTL iput. It acts as a level sensitive strobe to latch the FS pins and other multiplexed inputs. After CKPWRGD assertion, it becomes a real time input for asserting power down (active high). 57 FS_B/TEST_MODE I Frequency Select input to determine CPU output frequency. When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or Hi-Z. O = Hi-Z. 1 = REF 58 VSS_REF GND Ground for outputs. 59 XTAL_OUT O, SE 14.318MHz crystal output. | 39 | VDD_SRC | PWR | 3.3V power supply for outputs. | | 42 VSS_SRC GND Ground for outputs. 43 SRC_7#/CLKREQ_ I/O Configurable differential SRC clock output or CLKREQ input. 44 SRC_7/CLKREQ_F# I/O Configurable differential SRC clock output or CLKREQ input. 45 VDD_SRC_I/O PWR Low voltage I/O power supply for outputs. 46 SRC_8#/CPU_ITP# O, DIF Selectable differential CPU or SRC output. It will configure as CPU clock when ITP_EN is sampled HIGH. It will configure as SRC clock when ITP_EN is sampled LOW. 47 SRC_8/CPU_ITP O, DIF ITP_EN is sampled HIGH. It will configure as SRC clock when ITP_EN is sampled LOW. 48 NC I No connect 49 VDD_CPU_I/O PWR Low voltage I/O power supply for outputs. 50 CPU_1_MCH# O, DIF Differential CPU Clock output. 51 CPU_1_MCH O, DIF Differential CPU Clock output. 52 VSS_CPU GND Ground for outputs. 53 CPU_0# O, DIF Differential CPU Clock output. 54 CPU_0 O, DIF Differential CPU Clock output. 55 VDD_CPU PWR 3.3V power supply for outputs. 56 CKPWRGD/PD# I CKPWRGD is a 3.3V LVTTL iput. It acts as a level sensitive strobe to latch the FS pins and other multiplexed inputs. After CKPWRGD assertion, it becomes a real time input for asserting power down (active high). 57 FS_B/TEST_MODE I Frequency Select input to determine CPU output frequency. When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or Hi-Z, 1 = REF 58 VSS_REF GND Ground for outputs. 59 XTAL_OUT O, SE 14.318MHz crystal output. | 40 | SRC_6# | O, DIF | Differential Serial Reference Clock output. | | 43 SRC_7#/CLKREQ_ E# I/O Configurable differential SRC clock output or CLKREQ input. 44 SRC_7/CLKREQ_F# I/O Configurable differential SRC clock output or CLKREQ input. 45 VDD_SRC_I/O PWR Low voltage I/O power supply for outputs. 46 SRC_8#/CPU_ITP# O, DIF Selectable differential CPU or SRC output. It will configure as CPU clock when ITP_EN is sampled HIGH. It will configure as SRC clock when ITP_EN is sampled LOW. 47 SRC_8/CPU_ITP O, DIF Selectable differential CPU or SRC output. It will configure as CPU clock when ITP_EN is sampled LOW. 48 NC I No connect 49 VDD_CPU_I/O PWR Low voltage I/O power supply for outputs. 50 CPU_1_MCH# O, DIF Differential CPU Clock output. 51 CPU_1_MCH O, DIF Differential CPU Clock output. 52 VSS_CPU GND Ground for outputs. 53 CPU_0# O, DIF Differential CPU Clock output. 54 CPU_0 O, DIF Differential CPU Clock output. 55 VDD_CPU PWR 3.3V power supply for outputs. 56 CKPWRGD/PD# I CKPWRGD is a 3.3V LVTTL iput. It acts as a level sensitive strobe to latch the FS pins and other multiplexed inputs. After CKPWRGD assertion, it becomes a real time input for asserting power down (active high). 57 FS_B/TEST_MODE I Frequency. Select input to determine CPU output frequency. When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or Hi-Z. 0 = Hi-Z, 1 = REF 58 VSS_REF GND Ground for outputs. 59 XTAL_OUT O, SE 14.318MHz crystal output. | 41 | SRC_6 | O, DIF | Differential Serial Reference Clock output. | | E# 44 SRC_7/CLKREQ_F# I/O Configurable differential SRC clock output or CLKREQ input. 45 VDD_SRC_I/O PWR Low voltage I/O power supply for outputs. 46 SRC_8#/CPU_ITP# O, DIF Selectable differential CPU or SRC output. It will configure as CPU clock when ITP_EN is sampled HIGH. It will configure as SRC clock when ITP_EN is sampled LOW. 47 SRC_8/CPU_ITP O, DIF Selectable differential CPU or SRC output. It will configure as CPU clock when ITP_EN is sampled HIGH. It will configure as SRC clock when ITP_EN is sampled LOW. 48 NC I No connect 49 VDD_CPU_I/O PWR Low voltage I/O power supply for outputs. 50 CPU_1_MCH# O, DIF Differential CPU Clock output. 51 CPU_1_MCH O, DIF Differential CPU Clock output. 52 VSS_CPU GND Ground for outputs. 53 CPU_0# O, DIF Differential CPU Clock output. 54 CPU_0 O, DIF Differential CPU Clock output. 55 VDD_CPU PWR 3.3V power supply for outputs. 56 CKPWRGD/PD# I CKPWRGD is a 3.3V LVTTL iput. It acts as a level sensitive strobe to latch the FS pins and other multiplexed inputs. After CKPWRGD assertion, it becomes a real time input for asserting power down (active high). 57 FS_B/TEST_MODE I Frequency Select input to determine CPU output frequency. When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or Hi-Z. 0 = Hi-Z, 1 = REF 58 VSS_REF GND Ground for outputs. 59 XTAL_OUT O, SE 14.318MHz crystal output. | 42 | VSS_SRC | GND | Ground for outputs. | | 45 VDD_SRC_I/O PWR Low voltage I/O power supply for outputs. 46 SRC_8#/CPU_ITP# O, DIF Selectable differential CPU or SRC output. It will configure as CPU clock when ITP_EN is sampled HIGH. It will configure as SRC clock when ITP_EN is sampled LOW. 47 SRC_8/CPU_ITP O, DIF Selectable differential CPU or SRC output. It will configure as CPU clock when ITP_EN is sampled LOW. 48 NC I No connect 49 VDD_CPU_I/O PWR Low voltage I/O power supply for outputs. 50 CPU_1_MCH# O, DIF Differential CPU Clock output. 51 CPU_1_MCH O, DIF Differential CPU Clock output. 52 VSS_CPU GND Ground for outputs. 53 CPU_0# O, DIF Differential CPU Clock output. 54 CPU_0 O, DIF Differential CPU Clock output. 55 VDD_CPU PWR 3.3V power supply for outputs. 56 CKPWRGD/PD# I CKPWRGD is a 3.3V LVTTL iput. It acts as a level sensitive strobe to latch the FS pins and other multiplexed inputs. After CKPWRGD assertion, it becomes a real time input for asserting power down (active high). Frequency Select input to determine CPU output frequency. When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or Hi-Z, 0 = Hi-Z, 1 = REF 58 VSS_REF GND Ground for outputs. 59 XTAL_OUT O, SE 14.318MHz crystal output. | 43 | | I/O | Configurable differential SRC clock output or CLKREQ input. | | 46 SRC_8#/CPU_ITP# O, DIF Selectable differential CPU or SRC output. It will configure as CPU clock when ITP_EN is sampled HIGH. It will configure as SRC clock when ITP_EN is sampled LOW. 47 SRC_8/CPU_ITP O, DIF Selectable differential CPU or SRC output. It will configure as CPU clock when ITP_EN is sampled LOW. 48 NC I No connect 49 VDD_CPU_I/O PWR Low voltage I/O power supply for outputs. 50 CPU_1_MCH# O, DIF Differential CPU Clock output. 51 CPU_1_MCH O, DIF Differential CPU Clock output. 52 VSS_CPU GND Ground for outputs. 53 CPU_0# O, DIF Differential CPU Clock output. 54 CPU_0 O, DIF Differential CPU Clock output. 55 VDD_CPU PWR 3.3V power supply for outputs. 56 CKPWRGD/PD# I CKPWRGD is a 3.3V LVTTL iput. It acts as a level sensitive strobe to latch the FS pins and other multiplexed inputs. After CKPWRGD assertion, it becomes a real time input for asserting power down (active high). 57 FS_B/TEST_MODE I Frequency Select input to determine CPU output frequency. When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or Hi-Z. 0 = Hi-Z, 1 = REF 58 VSS_REF GND Ground for outputs. 59 XTAL_OUT O, SE 14.318MHz crystal output. | 44 | SRC_7/CLKREQ_F# | I/O | Configurable differential SRC clock output or CLKREQ input. | | ITP_EN is sampled HIGH. It will configure as SRC clock when ITP_EN is sampled LOW. SRC_8/CPU_ITP | 45 | VDD_SRC_I/O | PWR | Low voltage I/O power supply for outputs. | | ITP_EN is sampled HIGH. It will configure as SRC clock when ITP_EN is sampled LOW. I No connect | 46 | SRC_8#/CPU_ITP# | O, DIF | ITP_EN is sampled HIGH. It will configure as SRC clock when ITP_EN is sam- | | 49 VDD_CPU_I/O PWR Low voltage I/O power supply for outputs. 50 CPU_1_MCH# O, DIF Differential CPU Clock output. 51 CPU_1_MCH O, DIF Differential CPU Clock output. 52 VSS_CPU GND Ground for outputs. 53 CPU_0# O, DIF Differential CPU Clock output. 54 CPU_0 O, DIF Differential CPU Clock output. 55 VDD_CPU PWR 3.3V power supply for outputs. 56 CKPWRGD/PD# I CKPWRGD is a 3.3V LVTTL iput. It acts as a level sensitive strobe to latch the FS pins and other multiplexed inputs. After CKPWRGD assertion, it becomes a real time input for asserting power down (active high). 57 FS_B/TEST_MODE I Frequency Select input to determine CPU output frequency. When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or Hi-Z. 0 = Hi-Z, 1 = REF 58 VSS_REF GND Ground for outputs. 59 XTAL_OUT O, SE 14.318MHz crystal output. | 47 | SRC_8/CPU_ITP | O, DIF | ITP_EN is sampled HIGH. It will configure as SRC clock when ITP_EN is sam- | | 50 CPU_1_MCH# O, DIF Differential CPU Clock output. 51 CPU_1_MCH O, DIF Differential CPU Clock output. 52 VSS_CPU GND Ground for outputs. 53 CPU_0# O, DIF Differential CPU Clock output. 54 CPU_0 O, DIF Differential CPU Clock output. 55 VDD_CPU PWR 3.3V power supply for outputs. 56 CKPWRGD/PD# I CKPWRGD is a 3.3V LVTTL iput. It acts as a level sensitive strobe to latch the FS pins and other multiplexed inputs. After CKPWRGD assertion, it becomes a real time input for asserting power down (active high). 57 FS_B/TEST_MODE I Frequency Select input to determine CPU output frequency. When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or Hi-Z. 0 = Hi-Z, 1 = REF 58 VSS_REF GND Ground for outputs. 59 XTAL_OUT O, SE 14.318MHz crystal output. 60 XTAL_IN I 14.318MHz crystal input. | 48 | NC | I | No connect | | 51 CPU_1_MCH O, DIF Differential CPU Clock output. 52 VSS_CPU GND Ground for outputs. 53 CPU_0# O, DIF Differential CPU Clock output. 54 CPU_0 O, DIF Differential CPU Clock output. 55 VDD_CPU PWR 3.3V power supply for outputs. 56 CKPWRGD/PD# I CKPWRGD is a 3.3V LVTTL iput. It acts as a level sensitive strobe to latch the FS pins and other multiplexed inputs. After CKPWRGD assertion, it becomes a real time input for asserting power down (active high). 57 FS_B/TEST_MODE I Frequency Select input to determine CPU output frequency. When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or Hi-Z. 0 = Hi-Z, 1 = REF 58 VSS_REF GND Ground for outputs. 59 XTAL_OUT O, SE 14.318MHz crystal output. 60 XTAL_IN I 14.318MHz crystal input. | 49 | VDD_CPU_I/O | PWR | Low voltage I/O power supply for outputs. | | 52 VSS_CPU GND Ground for outputs. 53 CPU_0# O, DIF Differential CPU Clock output. 54 CPU_0 O, DIF Differential CPU Clock output. 55 VDD_CPU PWR 3.3V power supply for outputs. 56 CKPWRGD/PD# I CKPWRGD is a 3.3V LVTTL iput. It acts as a level sensitive strobe to latch the FS pins and other multiplexed inputs. After CKPWRGD assertion, it becomes a real time input for asserting power down (active high). 57 FS_B/TEST_MODE I Frequency Select input to determine CPU output frequency. When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or Hi-Z. 0 = Hi-Z, 1 = REF 58 VSS_REF GND Ground for outputs. 59 XTAL_OUT O, SE 14.318MHz crystal output. 60 XTAL_IN I 14.318MHz crystal input. | 50 | CPU_1_MCH# | O, DIF | Differential CPU Clock output. | | 53 CPU_0# O, DIF Differential CPU Clock output. 54 CPU_0 O, DIF Differential CPU Clock output. 55 VDD_CPU PWR 3.3V power supply for outputs. 56 CKPWRGD/PD# I CKPWRGD is a 3.3V LVTTL iput. It acts as a level sensitive strobe to latch the FS pins and other multiplexed inputs. After CKPWRGD assertion, it becomes a real time input for asserting power down (active high). 57 FS_B/TEST_MODE I Frequency Select input to determine CPU output frequency. When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or Hi-Z. 0 = Hi-Z, 1 = REF 58 VSS_REF GND Ground for outputs. 59 XTAL_OUT O, SE 14.318MHz crystal output. 60 XTAL_IN I 14.318MHz crystal input. | 51 | CPU_1_MCH | O, DIF | Differential CPU Clock output. | | 54 CPU_0 O, DIF Differential CPU Clock output. 55 VDD_CPU PWR 3.3V power supply for outputs. 56 CKPWRGD/PD# I CKPWRGD is a 3.3V LVTTL iput. It acts as a level sensitive strobe to latch the FS pins and other multiplexed inputs. After CKPWRGD assertion, it becomes a real time input for asserting power down (active high). 57 FS_B/TEST_MODE I Frequency Select input to determine CPU output frequency. When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or Hi-Z. 0 = Hi-Z, 1 = REF 58 VSS_REF GND Ground for outputs. 59 XTAL_OUT O, SE 14.318MHz crystal output. 60 XTAL_IN I 14.318MHz crystal input. | 52 | VSS_CPU | GND | Ground for outputs. | | 55 VDD_CPU PWR 3.3V power supply for outputs. 56 CKPWRGD/PD# I CKPWRGD is a 3.3V LVTTL iput. It acts as a level sensitive strobe to latch the FS pins and other multiplexed inputs. After CKPWRGD assertion, it becomes a real time input for asserting power down (active high). 57 FS_B/TEST_MODE I Frequency Select input to determine CPU output frequency. When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or Hi-Z. 0 = Hi-Z, 1 = REF 58 VSS_REF GND Ground for outputs. 59 XTAL_OUT O, SE 14.318MHz crystal output. 1 14.318MHz crystal input. | 53 | CPU_0# | O, DIF | Differential CPU Clock output. | | CKPWRGD/PD# CKPWRGD is a 3.3V LVTTL iput. It acts as a level sensitive strobe to latch the FS pins and other multiplexed inputs. After CKPWRGD assertion, it becomes a real time input for asserting power down (active high). Frequency Select input to determine CPU output frequency. When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or Hi-Z. 0 = Hi-Z, 1 = REF WSS_REF GND Ground for outputs. THUST CKPWRGD is a 3.3V LVTTL iput. It acts as a level sensitive strobe to latch the FS pins and other multiplexed inputs. After CKPWRGD assertion, it becomes a real time input for asserting power down (active high). Frequency Select input to determine CPU output frequency. When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or Hi-Z. 0 = Hi-Z, 1 = REF XTAL_OUT O, SE 14.318MHz crystal output. | 54 | CPU_0 | O, DIF | Differential CPU Clock output. | | FS pins and other multiplexed inputs. After CKPWRGD assertion, it becomes a real time input for asserting power down (active high). Frequency Select input to determine CPU output frequency. When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or Hi-Z. 0 = Hi-Z, 1 = REF WSS_REF GND Ground for outputs. TAL_OUT O, SE 14.318MHz crystal output. I 14.318MHz crystal input. | 55 | VDD_CPU | PWR | 3.3V power supply for outputs. | | When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or Hi-Z. 0 = Hi-Z, 1 = REF 58 VSS_REF | 56 | CKPWRGD/PD# | I | FS pins and other multiplexed inputs. After CKPWRGD assertion, it becomes a | | 59 XTAL_OUT O, SE 14.318MHz crystal output. 60 XTAL_IN I 14.318MHz crystal input. | 57 | FS_B/TEST_MODE | I | When in test mode, FS_B/TEST_MODE will configure outputs to run at REF or | | 60 XTAL_IN I 14.318MHz crystal input. | 58 | VSS_REF | GND | Ground for outputs. | | <u> </u> | 59 | XTAL_OUT | O, SE | 14.318MHz crystal output. | | 61 VDD_REF PWR 3.3V power supply for outputs. | 60 | XTAL_IN | I | 14.318MHz crystal input. | | | 61 | VDD_REF | PWR | 3.3V power supply for outputs. | 000-0084510-10 Page 3 of 24 ### Pin Description (continued) | Pin # | Name | Туре | Description | |-------|-----------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 62 | REF/FS_C/TEST_S<br>EL | I/O, SE | 14.318 reference clock output. When FS_C/TEST_SEL input is pulled to 3.3V during CKPWRGD assertion, the device will configure into TEST MODE. Refer to DC Parameters section for FS input voltage threshold. After CKPWRGD assertion, this pin will be configured as REF output. | | 63 | SDA | I/O, SE | Serial Interface bus data input and output. | | 64 | SCL | I | Serial Interface bus clock input. | 000-0084510-10 Page 4 of 24 #### **Block Diagram** Figure 1. Simplified Block Diagram 000-0084510-10 Page 5 of 24 #### Enhanced Scalable VDD type "SR" differential output buffer for mobile application The CK505 utilizes a new output buffer for all differential clocks. The low power type SR buffer is a departure from the type X buffer used in previous CK410 clock generators. The Silego enhanced SR buffer uses custom drivers powered off from a scalable voltage power supply ranging from 1.05V to 3.3V, offering reduction in implementation cost and power consumption. It also improves edge rate performance, and cross point voltage control. In addition, the Silego enhanced SR buffer integrates the 33 ohm series termination resistors, which simplifies board layout and eliminates 20 passive components. #### Low Voltage VDD\_I/O Implementation Note (VDD\_I/O = 1.05V) The scalable VDD\_I/O architecture in the SLG8SP510 is designed to accommodate a variety of low power mobile configurations. One such example is when the clock chip VDDIO is sourced from very low voltages such as 1.05V. Designed this way, significant power savings can be realized. The CK505 Clock Synthesizer Specification already anticipates and allows for aggressive low power implementations. When using the SLG8SP510 with VDDIO=1.05V, some rounding of the waveform top edges are expected to occur. Because of variation in trace length and loading, the resulting slew rate can be somewhat affected. The SLG8SP510 has additional compensation available for those applications. Design engineers can set Control Register 9, Bits 2:0 to '111' if additional slew rate is desired. Figure 2. Type SR Differential Output Buffer #### Silego CK505 with Integrated Linear Regulator The SLG8SP510 eliminates the need of external pass element such as a common 2N3904 (SOT23) NPN transistor or a BSS138 MOSFET. The highly integrated CK505 drivers from Silego supports SR type output buffers with a scalable VDD\_I/O power supply ranging from 1.05V to 3.3V. It simplifies layout, reduce implementation cost and BOM cost. 000-0084510-10 Page 6 of 24 #### Standard CK505 Silego CK505 VDD\_I/O = 0.8V VDD\_I/O = 1.05V to 3.3V Vin = 1.05V to 3.3V Eliminates passive CK505 components Silego 3.3 R2 = 15 Scalable VDD\_I/O Enhanced CK505 (1.05V to 3.3V) R1 = 33 I/O\_Vout Vref I/O\_Vout = No Connect Q1 = 2N3904 C1 = 100pF C\_Bulk = 40uF (min) Figure 3. Silego CK505 with Integrated Linear Regulator 000-0084510-10 Page 7 of 24 #### **Serial Bus Interface** A two-wire serial interface is provided as the programming interface for the clock synthesizer. The serial interface is fully compliance to the SMBus 2.0 specification. The registers associated with the two-wire interface initializes to their default setting upon power-up, and therefore use of this interface is optional. The serial interface supports block write and block read operation from any SMBus master devices. For block write and block read operations, the bytes must be accessed in sequential order from lowest to highest byte (most significant bit first) with the ability to stop after any complete byte has been transferred. The block write and block read protocol is outlined in *Table 4*. The slave receiver address is 11010010 (D2h). Table 4. Block Read and Block Write protocol | | Block Write Protocol | | Block Read Protocol | |-------|------------------------------------------------------------|-------|---------------------------------------------------------------| | Bit | Description | Bit | Description | | 1 | Start | 1 | Start | | 2:8 | Slave address - 7 bits | 2:8 | Slave address - 7 bits | | 9 | Write | 9 | Write | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | 11:18 | Command Code - 8 Bit '00000000' stands for block operation | 11:18 | Command Code - 8 Bit<br>'00000000' stands for block operation | | 19 | Acknowledge from slave | 19 | Acknowledge from slave | | 20:27 | Byte Count - 8 bits | 20 | Repeat start | | 28 | Acknowledge from slave | 21:27 | Slave address - 7 bits | | 29:36 | Data byte 0 - 8 bits | 28 | Read | | 37 | Acknowledge from slave | 29 | Acknowledge from slave | | 38:45 | Data byte 1 - 8 bits | 30:37 | Byte count from slave - 8 bits | | 46 | Acknowledge from slave | 38 | Acknowledge | | | Data Byte N/Slave Acknowledge | 39:46 | Data byte from slave - 8 bits | | | Data Byte N - 8 bits | 47 | Acknowledge | | | Acknowledge from slave | 48:55 | Data byte from slave - 8 bits | | | Stop | 56 | Acknowledge | | | | | Data bytes from slave/Acknowledge | | | | | Data byte N from slave - 8 bits | | | | | Not Acknowledge | | | | | Stop | 000-0084510-10 Page 8 of 24 Table 5. Byte Read and Byte Write protocol | | Byte Write Protocol | | Byte Read Protocol | |-------|------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Description | Bit | Description | | 1 | Start | 1 | Start | | 2:8 | Slave address - 7 bits | 2:8 | Slave address - 7 bits | | 9 | Write | 9 | Write | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | 11:18 | Command Code - 8 bits '1xxxxxxx' stands for byte operation bit[6:0] of the command code represents the offset of the byte to be accessed | 11:18 | Command Code - 8 bits '1xxxxxxx' stands for byte operation bit[6:0] of the command code represents the offset of the byte to be accessed | | 19 | Acknowledge from slave | 19 | Acknowledge from slave | | 20:27 | Data byte - 8 bits | 20 | Repeat start | | 28 | Acknowledge from slave | 21:27 | Slave address - 7 bits | | 29 | Stop | 28 | Read | | | | 29 | Acknowledge from slave | | | | 30:37 | Data byte from slave - 8 bits | | | | 38 | Not Acknowledge | | | | 39 | Stop | 000-0084510-10 Page 9 of 24 ### **Control Register Summary** ### Control Register 0 | Bit | Туре | Description/Function | Power up condition | |-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | 7 | R | Reflected the value of FS_C pin sampled on power up | Х | | 6 | R | Reflected the value of FS_B pin sampled on power up | Х | | 5 | R | Reflected the value of FS_A pin sampled on power up | Х | | 4 | RW | iAMT Enable 0 = Legacy Mode 1 = iAMT Mode Note: Once this bit is set, it cannot be disabled or cleared by writing a "0". This bit can only be cleared by a power-on-reset. | 0 | | 3 | RW | Reserved | 0 | | 2 | RW | Reserved | 0 | | 1 | RW | Reserved | 0 | | 0 | RW | Configuration control for power down mode 0 = Upon assertion of PD#, the clock generator will initiate a full reset. Under this condition, the clock generator will emulate a cold power on reset internally and re-latch the FS input pins 1 = Legacy PD# input mode | 1 | #### **Control Register 1** | Bit | Туре | Description/Function | Power up condition | |-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | 7 | RW | Reserved | 1 | | 6 | RW | PLL1 (CPU PLL) center spread enable 0 = down spread 1 = center spread | 0 | | 5 | RW | LCDCLK & 27M_SS clock center spread enable 0 = down spread 1 = center spread | 0 | | 4 | RW | Reserved | 0 | | 3:1 | RW | LCD_CLK or 27M_SS spread spectrum magnitude control 000 = Reserved 001 = Reserved 010 = 0.5% 011 = 1.0% 100 = 1.5% 101 = 2.0% 110 = 2.5% 111 = Reserved | 010 | | 0 | RW | Reserved | 1 | #### **Control Register 2** | Bit | Туре | Description/Function | Power up condition | |-----|------|---------------------------------------------|--------------------| | 7 | RW | REF Output Enabled 0 = Disabled 1 = Enabled | 1 | 000-0084510-10 Page 10 of 24 #### Control Register 2 (continued) | Bit | Туре | Description/Function | Power up condition | |-----|------|------------------------------------------------|--------------------| | 6 | RW | 48MHz Output Enabled 0 = Disabled 1 = Enabled | 1 | | 5 | RW | PCIF_5 Output Enabled 0 = Disabled 1 = Enabled | 1 | | 4 | RW | PCI_4 Output Enabled 0 = Disabled 1 = Enabled | 1 | | 3 | RW | PCI_3 Output Enabled 0 = Disabled 1 = Enabled | 1 | | 2 | RW | PCI_2 Output Enabled 0 = Disabled 1 = Enabled | 1 | | 1 | RW | PCI_1 Output Enabled 0 = Disabled 1 = Enabled | 1 | | 0 | RW | PCI_0 Output Enabled 0 = Disabled 1 = Enabled | 1 | ### **Control Register 3** | Bit | Туре | Description/Function | Power up condition | |-----|------|-------------------------------------------------------|--------------------| | 7 | RW | SRC_11 Output Enabled 0 = Disabled 1 = Enabled | 1 | | 6 | RW | SRC_10 Output Enabled 0 = Disabled 1 = Enabled | 1 | | 5 | RW | SRC_9 Output Enabled 0 = Disabled 1 = Enabled | 1 | | 4 | RW | SRC_8/CPU_ITP Output Enabled 0 = Disabled 1 = Enabled | 1 | | 3 | RW | SRC_7 Output Enabled 0 = Disabled 1 = Enabled | 1 | | 2 | RW | SRC_6 Output Enabled 0 = Disabled 1 = Enabled | 1 | | 1 | RW | Reserved | 1 | | 0 | RW | SRC_4 Output Enabled 0 = Disabled 1 = Enabled | 1 | 000-0084510-10 Page 11 of 24 ### **Control Register 4** | Bit | Туре | Description/Function | Power up condition | |-----|------|------------------------------------------------------------------|--------------------| | 7 | RW | SRC_3 Output Enabled 0 = Disabled 1 = Enabled | 1 | | 6 | RW | SRC_2 Output Enabled 0 = Disabled 1 = Enabled | 1 | | 5 | RW | LCDCLK Output Enabled 0 = Disabled 1 = Enabled | 1 | | 4 | RW | SRC_0/DOT_96 Output Enabled 0 = Disabled 1 = Enabled | 1 | | 3 | RW | CPU_1 Output Enabled 0 = Disabled 1 = Enabled | 1 | | 2 | RW | CPU_0 Output Enabled 0 = Disabled 1 = Enabled | 1 | | 1 | RW | PLL1 (CPU PLL) Spread Spectrum enable 0 = Disabled 1 = Enabled | 1 | | 0 | RW | LCDCLK or 27M_SS Spread Spectrum enable 0 = Disabled 1 = Enabled | 1 | ### **Control Register 5** | Bit | Туре | Description/Function | Power up condition | |-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | 7 | RW | CLKREQ_A# enable 0 = Configure pin 1 as PCI_0 output 1 = Configure pin 1 as CLKREQ_A# input | 0 | | 6 | RW | CLKREQ_A# mapping 0 = SRC_0 1 = SRC_2 | 0 | | 5 | RW | CLKREQ_B# enable 0 = Configure pin 3 as PCI_1 output 1 = Configure pin 3 as CLKREQ_B# input | 0 | | 4 | RW | CLKREQ_B# mapping 0 = LCDCLK 1 = SRC_4 | 0 | | 3 | RW | CLKREQ_C# enable 0 = Configure pin 24 as SRC_3 output 1 = Configure pin 24 as CLKREQ_C# input Note: To configure this pin as CLKREQ_C# input, SRC_3 needs to be disabled by clearing Byte[4], bit[7] to "0" before setting this bit. | 0 | | 2 | RW | CLKREQ_C# mapping<br>0 = SRC_0<br>1 = SRC_2 | 0 | 000-0084510-10 Page 12 of 24 #### Control Register 5 (continued) | Bit | Туре | Description/Function | Power up condition | |-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | 1 | RW | CLKREQ_D# enable 0 = Configure pin 25 as SRC_3# output 1 = Configure pin 25 as CLKREQ_D# input Note: To configure this pin as CLKREQ_D# input, SRC_3 needs to be disabled by clearing Byte[4], bit[7] to "0" before setting this bit. | 0 | | 0 | RW | CLKREQ_D# mapping 0 = LCDCLK 1 = SRC_4 | 0 | #### **Control Register 6** | Bit | Туре | Description/Function | Power up condition | |-----|------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------| | 7 | RW | CLKREQ_E# enable 0 = Configure pin 43 as SRC_7# output 1 = Configure pin 43 as CLKREQ_E# input to control SRC_6 output | 0 | | | | Note: To configure this pin as CLKREQ_E# input, SRC_7 needs to be disabled by clearing Byte[3], bit[3] to "0" before setting this bit. | | | 6 | RW | CLKREQ_F# enable 0 = Configure pin 44 as SRC_7 output 1 = Configure pin 44 as CLKREQ_F# input to control SRC_8 output | 0 | | | | Note: To configure this pin as CLKREQ_F# input, SRC_7 needs to be disabled by clearing Byte[3], bit[3] to "0" before setting this bit. | | | 5 | RW | CLKREQ_G# enable 0 = Configure pin 32 as SRC_11# output 1 = Configure pin 32 as CLKREQ_G# input to control SRC_9 output | 0 | | | | Note: To configure this pin as CLKREQ_G# input, SRC_11 needs to be disabled by clearing Byte[3], bit[7] to "0" before setting this bit. | | | 4 | RW | CLKREQ_H# enable 0 = Configure pin 33 as SRC_11 output 1 = Configure pin 33 as CLKREQ_H# input to control SRC_10 output | 0 | | | | Note: To configure this pin as CLKREQ_H# input, SRC_11 needs to be disabled by clearing Byte[3], bit[7] to "0" before setting this bit. | | | 3 | RW | Reserved | 0 | | 2 | RW | Reserved | 0 | | 1 | RW | PCI_STOP# control for LCD_CLK output 0 = Free-running 1 = LCD_CLK clock are stopped when PCI_STOP# is active | 0 | | 0 | R/W | PCI_STOP# control for SRC outputs 0 = Free-running 1 = SRC clock are stopped when PCI_STOP# is active | 0 | ### **Control Register 7** | Bit | Туре | Description/Function | Power up condition | |-----|------|----------------------|--------------------| | 7 | R | Revision ID bit 3 | 0 | | 6 | R | Revision ID bit 2 | 0 | 000-0084510-10 Page 13 of 24 #### Control Register 7 (continued) | Bit | Туре | Description/Function | Power up condition | |-----|------|----------------------|--------------------| | 5 | R | Revision ID bit 1 | 0 | | 4 | R | Revision ID bit 0 | 0 | | 3 | R | Vendor ID bit 3 | 0 | | 2 | R | Vendor ID bit 2 | 1 | | 1 | R | Vendor ID bit 1 | 1 | | 0 | R | Vendor ID bit 0 | 0 | #### **Control Register 8** | Bit | Туре | Description/Function | Power up condition | |-----|------|-----------------------------------------------------|--------------------| | 7:4 | R | Reserved | 0001 | | 3 | RW | Reserved | 0 | | 2 | RW | Reserved | 0 | | 1 | RW | 27M output enable 0 = Disabled 1 = Enabled | 1 | | 0 | RW | 27M_SS output enable<br>0 = Disabled<br>1 = Enabled | 1 | #### **Control Register 9** | Bit | Туре | Description/Function | Power up condition | |-----|------|---------------------------------------------------------------------------------------------------------|--------------------| | 7 | RW | PCI_STOP# control for PCIF_5 0 = Free-running 1 = PCIF_5 is stopped when PCI_STOP# is active | 0 | | 6 | R | Reserved | Х | | 5 | RW | REF output drive strength control 0 = 1x (2 loads) 1 = 2x (3 loads) | 1 | | 4 | RW | REF or Tristate Select for Test Mode 0 = Tristate 1 = REF | 0 | | 3 | RW | Test Clock Mode Entry Control 0 = Normal operation 1 = REF or Tristate mode | 0 | | 2:0 | RW | IO_VOUT control 000 = 0.3V 001 = 0.4V 010 = 0.5V 011 = 0.6V 100 = 0.7V 101 = 0.8V 110 = 0.9V 111 = 1.0V | 101 | 000-0084510-10 Page 14 of 24 #### **Control Register 10** | Bit | Туре | Description/Function | Power up condition | |-----|------|---------------------------------------------------------------------------------------------------------------|--------------------| | 7 | R | SEL_LCDCLK# input status | Х | | 6:2 | RW | Reserved | 00000 | | 1 | RW | Allow control of CPU_1_AMT with assertion of CPU_STOP# 0 = Free Running 1 = Stopped with CPU_STOP# asserted | 1 | | 0 | RW | Allow control of CPU_0 with assertion of CPU_STOP# 0 = Free Running 1 = Stopped with CPU_STOP# asserted | 1 | #### **Control Register 11** | | Bit | Туре | Description/Function | Power up condition | |---|-----|------|------------------------------------------------------------------|--------------------| | Ī | 7:1 | RW | Reserved | 0000000 | | | 0 | RW | Vendor Manufacturing/Production Test Mode. Please write with "1" | 1 | #### **Control Register 12** | Bit | Туре | Description/Function | Power up condition | |-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | 7:6 | RW | Reserved | 00 | | 5:0 | RW | Byte count register for block read operation Note: The default value is 13. To read more than 13 bytes, system BIOS needs to change this register to the number of bytes it intends to read. | 001101 | ### **Control Register 13 (Manufacturing Test Control)** | Bit | Туре | Description/Function | Power up condition | |-----|------|----------------------|--------------------| | 7:2 | RW | Reserved | 00000 | | 1:0 | RW | Reserved | 00 | #### **Control Register 14 (Reserved)** | Bit | Туре | Description/Function | Power up condition | |-----|------|------------------------------------------------------------------|--------------------| | 7 | RW | Vendor Manufacturing/Production Test Mode. Please write with "0" | 0 | | 6:0 | RW | Reserved | XXXXXX | #### **Control Register 15 (Reserved)** | Bit | Туре | Description/Function | Power up condition | |-----|------|----------------------|--------------------| | 7:0 | RW | Reserved | X | 000-0084510-10 Page 15 of 24 #### **Control Register 16 (Reserved)** | Bit | Туре | Description/Function | Power up condition | |-----|------|----------------------|--------------------| | 7:0 | RW | Reserved | Х | #### **Control Register 17** | Bit | Туре | Description/Function | Power up condition | | | | |-----|------|------------------------------------------------------------------|--------------------|--|--|--| | 7:6 | RW | Vendor Manufacturing/Production Test Mode. Please write with "0" | 00 | | | | | 5:3 | RW | Reserved | | | | | | 2 | RW | LCDCLK output frequency selection 0 = 100MHz 1 = 96MHz | 0 | | | | | 1 | RW | Reserved | 0 | | | | | 0 | RW | Reserved | 0 | | | | ### **Control Register 18 (Reserved)** | Bit | Туре | Description/Function | Power up condition | |-----|------|----------------------|--------------------| | 7:0 | RW | Reserved | 0000110 | ### **Control Register 19** | Bit | Туре | Description/Function | Power up condition | |-----|------|----------------------|--------------------| | 7:3 | RW | Reserved | 00000 | | 2:1 | RW | Reserved | 00 | | 0 | RW | Reserved | 0 | ### **Control Register 20** | Bit | Туре | Description/Function | Power up condition | |-----|------|--------------------------------------------------------|--------------------| | 7 | RW | 48MHz clock drive strength control 0 = Normal 1 = High | 0 | | 6 | RW | Reserved | 1 | | 5 | RW | Reserved | 1 | | 4 | RW | PCIF_5 output drive strength 0 = Normal 1 = High | 0 | | 3 | RW | Reserved | 1 | | 2 | RW | PCI_3:4 output drive strength 0 = Normal 1 = High | 0 | | 1 | RW | Reserved | 1 | | 0 | RW | PCI_0:2 output drive strength 0 = Normal 1 = High | 0 | 000-0084510-10 Page 16 of 24 #### **Control Register 21** | Bit | Туре | Description/Function | Power up condition | |-----|------|------------------------------------------------------------------|--------------------| | 7:6 | RW | Reserved | 0000000 | | 0 | RW | Vendor Manufacturing/Production Test Mode. Please write with "0" | 0 | ### Control Register 22 to 28 (Reserved) | Bit | Туре | Description/Function | Power up condition | |-----|------|----------------------|--------------------| | 7:0 | RW | Reserved | Х | 000-0084510-10 Page 17 of 24 #### **Crystal Recommendations** The SLG8SP510 requires a **Parallel Resonance Crystal**. Substituting a series resonance crystal will cause the SLG8SP510 to operate at the wrong frequency and violate the ppm specification. For most applications there is a 300ppm frequency shift between series and parallel crystals due to incorrect loading. #### Table 6. Crystal Recommendations. | Frequency<br>(Fund) | Cut | Loading | Load<br>Cap | Drive<br>(max.) | Shunt<br>Cap<br>(max.) | Motional<br>(max.) | Cut<br>Accuracy<br>(max.) | Temp<br>Stability<br>(max.) | Aging<br>(max.) | |---------------------|-----|----------|-------------|-----------------|------------------------|--------------------|---------------------------|-----------------------------|-----------------| | 14.31818MHz | AT | Parallel | 20pF | 0.1mW | 5pF | 0.016pF | 35ppm | 30ppm | 5ppm | #### **Absolute Maximum Ratings** | Max VDD Supply Voltage (VDD_3.3):4.6V | Stora | |-------------------------------------------|-------| | Max VDD_I/O Supply Voltage (VDD_I/O):4.6V | Oper | | Max Input Voltage (Vih):4.6V | ESD | | Min Input Voltage (Vil):0.5V | | #### **DC Electrical Characteristics** #### **Operating Conditions** | Symbol | Description | Conditions | Min | Тур | Max | Unit | |---------------|-------------------------------------------------|---------------|---------|-----|---------|------| | VDD_3.3 | 3.3V Supply Voltage | ±5% | 3.135 | | 3.465 | V | | Vih | Input High Voltage (SE) | | 2.0 | | VDD+0.3 | V | | Vil | Input Low Voltage (SE) | | VSS-0.3 | | 0.8 | V | | Vih_FS_Test | Input High Voltage (SE) | | 2.0 | | VDD+0.3 | V | | Vih_FS_Normal | Input High Voltage (FS) | | 0.7 | | 1.5 | V | | Vil_FS_Normal | Input Low Voltage (FS) | | VSS-0.3 | | 0.35 | V | | lil | Input Leakage Current | 0 < Vin < VDD | -5 | | +5 | uA | | Voh | Output High Voltage (SE) | Ioh = -1mA | 2.4 | | | V | | Vol | Output Low Voltage (SE) | IoI = 1mA | | | 0.4 | V | | VDD_I/O | Low Voltage Differential I/O Supply Voltage | | 1.050 | | 3.465 | V | | Cin | Input Pin Capacitance | | 1.5 | | 5 | pF | | Cout | Output Pin Capacitance | | | | 6 | pF | | Lpin | Pin Inductance | | | | 7 | nΗ | | Idd_3.3V | Operating Supply Current, default configuration | | | | 250 | mA | | Idd_IO_0.8V | Differential I/O current, all output enabled | | 25 | | 80 | mA | | Idd_PD_3.3V | Powerdown Supply Current, 3.3V | | | | 1.0 | mA | | Idd_PD_0.8V | Powerdown Supply Current, 0.8V | | | | 0.1 | mA | | Idd_M1_3.3V | M1 Mode Supply Current, 3.3V | | | | 25 | mA | | Idd_M1_0.8V | M1 Mode Supply Current, 0.8V | | | | 8.0 | mA | 000-0084510-10 Page 18 of 24 ### **AC Electrical Characteristics** #### Differential Outputs (CPU, SRC, DOT\_96) Timing Characteristics | Symbol | Description | Min. | Max. | Unit | Conditions | |------------|-------------------------------------------------|----------|-----------|------|-----------------------------------------------------------------------------------------| | Laccurracy | Long term accuracy | | 100 | ppm | Using frequency counter with the measurement interval equal or greater than 0.15 second | | Tperiod | Average CPU Period (100MHz, SSC disabled) | 9.997001 | 10.003000 | ns | Average period over 1 us | | Tperiod | Average CPU Period (133MHz, SSC disabled) | 7.497751 | 7.502251 | ns | Average period over 1 us | | Tperiod | Average CPU Period (166MHz, SSC disabled) | 5.998201 | 6.001801 | ns | Average period over 1 us | | Tperiod | Average CPU Period (200MHz, SSC disabled) | 4.998500 | 5.001500 | ns | Average period over 1 us | | Tperiod | Average CPU Period (266MHz, SSC disabled) | 3.748875 | 3.751125 | ns | Average period over 1 us | | Tperiod | Average CPU Period (333MHz, SSC disabled) | 2.999100 | 3.000900 | ns | Average period over 1 us | | Tperiod | Average CPU Period (400MHz, SSC disabled) | 2.499250 | 2.500750 | ns | Average period over 1 us | | Tperiod | Average CPU Period (100MHz, SSC enabled) | 9.997001 | 10.05327 | ns | Average period over 1 us | | Tperiod | Average CPU Period (133MHz, SSC enabled) | 7.497751 | 7.539950 | ns | Average period over 1 us | | Tperiod | Average CPU Period (166MHz, SSC enabled) | 5.998201 | 6.031960 | ns | Average period over 1 us | | Tperiod | Average CPU Period (200MHz, SSC enabled) | 4.998500 | 5.026634 | ns | Average period over 1 us | | Tperiod | Average CPU Period (266MHz, SSC enabled) | 3.748875 | 3.769975 | ns | Average period over 1 us | | Tperiod | Average CPU Period (333MHz, SSC enabled) | 2.999100 | 3.015980 | ns | Average period over 1 us | | Tperiod | Average CPU Period (400MHz, SSC enabled) | 2.499250 | 2.513317 | ns | Average period over 1 us | | Tperiod | Average SRC Period (100MHz, SSC disabled) | 9.997001 | 10.003000 | ns | Average period over 1 us | | Tperiod | Average SRC Period (100MHz, SSC enabled) | 9.997001 | 10.05327 | ns | Average period over 1 us | | Tperiod | Average DOT_96 Period (96MHz) | 10.41354 | 10.41979 | ns | Average period over 1 us | | Tabs | Absolute Min/Max CPU Period (100, SSC disabled) | 9.912001 | 10.08800 | ns | | | Tabs | Absolute Min/Max CPU Period (133, SSC disabled) | 7.412751 | 7.587251 | ns | | | Tabs | Absolute Min/Max CPU Period (166, SSC disabled) | 5.913201 | 6.086801 | ns | | | Tabs | Absolute Min/Max CPU Period (200, SSC disabled) | 4.913500 | 5.086500 | ns | | | Tabs | Absolute Min/Max CPU Period (266, SSC disabled) | 3.663875 | 3.836125 | ns | | | Tabs | Absolute Min/Max CPU Period (333, SSC disabled) | 2.914100 | 3.085900 | ns | | | Tabs | Absolute Min/Max CPU Period (400, SSC disabled) | 2.414250 | 2.585750 | ns | | | Tabs | Absolute Min/Max CPU Period (100, SSC enabled) | 9.912001 | 10.13827 | ns | | | Tabs | Absolute Min/Max CPU Period (133, SSC enabled) | 7.412751 | 7.624950 | ns | | | Tabs | Absolute Min/Max CPU Period (166, SSC enabled) | 5.913201 | 6.116960 | ns | | | Tabs | Absolute Min/Max CPU Period (200, SSC enabled) | 4.913500 | 5.111634 | ns | | | Tabs | Absolute Min/Max CPU Period (266, SSC enabled) | 3.663875 | 3.854975 | ns | | | Tabs | Absolute Min/Max CPU Period (333, SSC enabled) | 2.914100 | 3.100980 | ns | | | Tabs | Absolute Min/Max CPU Period (400, SSC enabled) | 2.414250 | 2.598317 | ns | | | Tabs | Absolute Min/Max SRC Period (100, SSC disabled) | 9.872001 | 10.12800 | ns | | | Tabs | Absolute Min/Max SRC Period (100, SSC enabled) | 9.872001 | 10.17827 | ns | | | Tabs | Absolute Min/Max DOT_96 Period (96MHz) | 10.16354 | 10.66979 | ns | | 000-0084510-10 Page 19 of 24 #### Differential Outputs (CPU, SRC, DOT\_96) Timing Characteristics | Symbol | Description | Min. | Max. | Unit | Conditions | |------------|-----------------------------------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Slew_rise | Rising slew rate <sup>1</sup> | 2.5 | 8.0 | V/ns | Use 'average' acquisition mode of the scope Measurement taken from differential waveform Slew rate measured through V_swing voltage range centered about differential zero | | Slew_fall | Falling slew rate <sup>1</sup> | 2.5 | 8.0 | V/ns | Use 'average' acquisition mode of the scope Measurement taken from differential waveform Slew rate measured through V_swing voltage range centered about differential zero | | Slew_var | Slew rate matching | | 20 | % | Use 'average' acquisition mode of the scope Measurement taken from single ended waveform Watching applies to rising edge rate for Clock and falling edge rate for Clock#. It is measured using a +/-75mV window centered on the average cross point where Clock rising meets Clock# falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculation | | V_swing | Differential output swing | 300 | | mV | Measurement taken from differential wave-<br>form | | V_cr | Crossing point voltage | 300 | 550 | mV | Measurement taken from single ended waveform V_cross is defined as the voltage where Clock = Clock# 3. Only applies to the differential rising edge (i.e. Clock rising and Clock# falling) | | V_cr_dlt | Variation of V_cr | | 140 | mV | Measurement taken from single ended waveform V_cross is defined as the voltage where Clock = Clock# V_cross delta is defined as the total variation of all crossing voltages of rising Clock and falling Clock# | | Tccjitter | Cycle to Cycle Jitter (CPU) | | 85 | ps | | | Tccjitter | Cycle to Cycle Jitter (SRC) | | 125 | ps | | | Tccjitter | Cycle to Cycle Jitter (DOT_96) | | 250 | ps | | | Duty Cycle | Duty Cycle | 45 | 55 | % | | | Tskew | Pin-to-Pin Skew (CPU_0 & CPU_1) | | 100 | ps | | | Tskew | Pin-to-Pin Skew (CPU_2) | | 150 | ps | | | Tskew | Pin-to-Pin Skew (all SRC outputs) | | 3 | ns | | Note: <sup>1</sup> May require programming IOVOUT when VDD\_IO = 1.05V and certain loading conditions. #### **PCI Timing Characteristics** | Symbol | Description | Min | Max | Units | Conditions | |------------|----------------------------------------------|----------|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | Laccurracy | Long term accuracy | | 300 | ppm | Measured with respect to 1.5V Using frequency counter with the measurement interval equal or greater than 0.15s, target frequency is 33.333333MHz | | Tperiod | Average Period (SSC disabled) | 29.99100 | 30.00900 | ns | Measured with respect to 1.5V Average period over any 1us period of time | | Tperiod | Average Period (SSC enabled, -0.5%) | 29.99100 | 30.15980 | ns | Measured with respect to 1.5V Average period over any 1us period of time | | Tabs | Absolute Min/Max Period (SSC disabled) | 29.49100 | 30.50900 | ns | | | Tabs | Absolute Min/Max Period (SSC enabled, -0.5%) | 29.49100 | 30.65980 | ns | | | Thigh | CLK high time | 12 | N/A | ns | | | Tlow | CLK low time | 12 | N/A | ns | | 000-0084510-10 Page 20 of 24 #### **PCI Timing Characteristics** | Symbol | Description | Min | Max | Units | Conditions | |------------|-----------------------|-----|------|-------|--------------------------------------------------------------------------------| | Edge Rate | Rising edge rate | 1.0 | 4.0 | V/ns | Measured from 0.4V to 2.4V in test board, measured from 0.8V to 2.0V in system | | Edge Rate | Falling edge rate | 1.0 | 4.0 | V/ns | Measured from 0.4V to 2.4V in test board, measured from 0.8V to 2.0V in system | | Tccjitter | Cycle to cycle jitter | | 500 | ps | Measured with respect to 1.5V | | Duty Cycle | Duty Cycle | 45 | 55 | % | Measured with respect to 1.5V | | Tskew | Pin-to-Pin Skew | | 1000 | ps | | #### **USB\_48 Timing Characteristics** | Symbol | Description | Min | Max | Units | Conditions | |------------|-------------------------|----------|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | Laccurracy | Long term accuracy | | 300 | ppm | Measured with respect to 1.5V Using frequency counter with the measurement interval equal or greater than 0.15s, target frequency is 48.000000MHz | | Tperiod | Average Period | 20.83125 | 20.83542 | ns | Measured with respect to 1.5V Average period over any 1us period of time | | Tabs | Absolute Min/Max Period | 20.48125 | 21.18542 | ns | | | Thigh | CLK high time | 8.094 | 10.036 | ns | | | Tlow | CLK low time | 7.694 | 9.836 | ns | | | Edge Rate | Rising edge rate | 1.0 | 2.0 | V/ns | Measured from 0.4V to 2.4V in test<br>board, measured from 0.8V to 2.0V in<br>system | | Edge Rate | Falling edge rate | 1.0 | 2.0 | V/ns | Measured from 0.4V to 2.4V in test<br>board, measured from 0.8V to 2.0V in<br>system | | Tccjitter | Cycle to cycle jitter | | 350 | ps | Measured with respect to 1.5V | | Duty Cycle | Duty Cycle | 45 | 55 | % | Measured with respect to 1.5V | #### **REF Timing Characteristics** | Symbol | Description | Min | Max | Units | Conditions | |------------|-------------------------|----------|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | Laccurracy | Long term accuracy | | 300 | ppm | Measured with respect to 1.5V Using frequency counter with the measurement interval equal or greater than 0.15s, target frequency is 14.318180MHz | | Tperiod | Average Period | 69.82033 | 69.86224 | ns | Measured with respect to 1.5V Average period over any 1us period of time | | Tabs | Absolute Min/Max Period | 68.82033 | 70.86224 | ns | | | Thigh | CLK high time | TBD | TBD | ns | | | Tlow | CLK low time | TBD | TBD | ns | | | Edge Rate | Rising edge rate | 1.0 | 4.0 | V/ns | Measured from 0.4V to 2.4V in test<br>board, measured from 0.8V to 2.0V in<br>system | | Edge Rate | Falling edge rate | 1.0 | 4.0 | V/ns | Measured from 0.4V to 2.4V in test<br>board, measured from 0.8V to 2.0V in<br>system | | Tccjitter | Cycle to cycle jitter | | 1000 | ps | Measured with respect to 1.5V | | Duty Cycle | Duty Cycle | 45 | 55 | % | Measured with respect to 1.5V | 000-0084510-10 Page 21 of 24 #### **Measurement Points for Differential Clocks** #### Single ended (SE) measurement waveforms ### Differential (DIFF) measurement waveforms 000-0084510-10 Page 22 of 24 #### **Ordering Information** | Part Number | Number Package Type Temperat | | |--------------|---------------------------------------------|------------------------| | SLG8SP510T | 64 Lead Green Package TSSOP | Commercial, 0° to 70°C | | SLG8SP510TTR | 64 Lead Green Package TSSOP - Tape and Reel | Commercial, 0° to 70°C | 000-0084510-10 Page 23 of 24 ### **Package Drawing and Dimensions** #### 64 Lead TSSOP Package | | CUIDOL | DIME | NSION I | DIMENSION IN MM | | | INCH | |---|--------|-----------|----------|-----------------|------------|----------|-------| | | SYMBOL | MIN. | NOM | MAX. | MIN. | NOM | MAX. | | [ | A | | | 1.20 | | | 0.047 | | | A1 | D.D5 | | 0.15 | 0.002 | | 0.006 | | 1 | A2 | D.BO | 1.00 | 1.05 | 0.031 | 0.039 | 0.041 | | Ī | E | B.DO | 8.10 | 8.20 | 0.315 | 0.319 | 0.323 | | 1 | E1 | 6.00 | 6.10 | 6.20 | 0.236 | 0.240 | 0.244 | | 1 | L | 0.45 | 0.60 | 0.75 | 0.018 | 0.024 | 0.030 | | Ī | Ľ1 | 1 | .00 REF | | D.D39 REF. | | | | | ь | ( | 1.20 TYP | ·. | 0 | YT B00.6 | Р. | | | ь1 | | 0.15 TYP | ١. | | 0.006 TY | Р. | | | c | 0.09 | | 0.20 | 0.004 | | 0.008 | | A | c1 | 0.05 | 0.15 | 0.16 | 0.002 | | 0.006 | | | е | 0.50 BSC. | | 0 | .020 BS | SC. | | | | θ | 0 | | 8 | 0 | | 8 | | | | D (MM) | JEDEC | | |----|-------|--------|-------|----------| | N | MIN. | NOM | MAX. | | | 48 | 12.40 | 12.50 | 12.60 | MO-153ED | | 56 | 13.90 | 14.00 | 14.10 | MO-153EE | | 64 | 16.90 | 17.00 | 17.10 | MO-153EF | 000-0084510-10 Page 24 of 24