

# Intelli-Phase<sup>™</sup> Solution (Integrated HS/LS-FETs and Driver) in 5mmx6mm LGA

#### **DESCRIPTION**

The MP86957 is a monolithic half-bridge with built-in internal power MOSFETs and gate drivers. It achieves 70A of continuous output current over a wide input supply range.

The MP86957 is a monolithic IC approach that can drive up to 70A per phase. Integration of drivers and MOSFETs results in high efficiency due to optimal dead time and parasitic inductance reduction. This small 5mmx6mm LGA device can operate from 100kHz to 3MHz.

The MP86957 offers many features to simplify system design. This device works through controllers with a tri-state PWM signal. It also comes with Accu-Sense<sup>TM</sup> current sense to monitor the inductor current, and temperature sense to report junction temperature.

The MP86957 is ideal for server applications where efficiency and small size are at a premium.

#### **FEATURES**

- Wide 3V to 16V Operating Input Range
- 70A Output Current
- Current Sense: Accu-Sense™
- Temperature Sense
- Accepts Tri-State PWM Signal
- Current Limit Fault Flag
- Over-Temperature Fault Flag
- Low-Side Catastrophic Fault Flag and Protection
- Available in a 5mmx6mm LGA Package

#### **APPLICATIONS**

- Server Core Voltage
- Graphic Card Core Regulators
- Power Modules

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are registered trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

#### TYPICAL APPLICATION



7/10/2020



## **ORDERING INFORMATION**

| Part Number* | Package          | Top Marking |
|--------------|------------------|-------------|
| MP86957GMJ   | LGA-41 (5mmx6mm) | See Below   |

<sup>\*</sup> For Tape & Reel, add suffix –Z (e.g. MP86957GMJ–Z).

## **TOP MARKING**

MPSYYWW MP86957 LLLLLLL

MPS: MPS prefix YY: Year code WW: Week code

MP86957: Part number LLLLLLL: Lot number

## **PACKAGE REFERENCE**





## **PIN FUNCTIONS**

| Pin #                                           | Name     | Description                                                                                                                                                                                                             |
|-------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 6, 31,<br>37, 39, 41                         | NC       | No connection.                                                                                                                                                                                                          |
| 2                                               | AGND     | Analog ground.                                                                                                                                                                                                          |
| 3                                               | VDD      | Supply voltage for internal circuitry. Connect to the VDRV pin through a $2.2\Omega$ resistor and decouple with a $1\mu F$ capacitor to AGND. Connect AGND and PGND at the VDD capacitor.                               |
| 4                                               | VDRV     | <b>Driver voltage.</b> Connect to 3.3V supply and decouple with a $1\mu F$ to $4.7\mu F$ ceramic capacitor.                                                                                                             |
| 5, 7, 8, 9,<br>20, 21, 22,<br>23, 24, 40        | PGND     | Power ground.                                                                                                                                                                                                           |
| 10, 11, 12,<br>13, 14, 15,<br>16, 17, 18,<br>19 | SW       | Phase node.                                                                                                                                                                                                             |
| 25, 26, 27,<br>28, 29, 30                       | VIN      | <b>Input supply voltage.</b> Place input ceramic capacitors (C <sub>IN</sub> ) close to the device to support the switching current with minimal parasitic inductance.                                                  |
| 32                                              | PHASE    | <b>Switching node for bootstrap capacitor connection.</b> PHASE pin is connected to SW internally.                                                                                                                      |
| 33                                              | BST      | <b>Bootstrap.</b> Requires a 0.1μF to 0.22μF capacitor to drive the power switch's gate above the supply voltage. Connect the capacitor between PHASE and BST to form a floating supply across the power switch driver. |
| 34                                              | PWM      | <b>Pulse-width modulation input.</b> Leave PWM floating or drive to mid-state to put SW in high-impedance state.                                                                                                        |
| 35                                              | EN       | <b>Enable.</b> Pull low to disable the device and place SW in a high-impedance state.                                                                                                                                   |
| 36                                              | TOUT/FLT | Single-pin temperature sense and fault reporting. When a fault occurs, the pin is pulled up to the VDD voltage.                                                                                                         |
| 38                                              | IOUT     | <b>Current sense output.</b> Use an external resistor to adjust the voltage proportional to the inductor current.                                                                                                       |



## **ABSOLUTE MAXIMUM RATINGS (1)**

| Supply voltage (V <sub>IN</sub> )          | 18V                      |
|--------------------------------------------|--------------------------|
| V <sub>IN</sub> to V <sub>PHASE (DC)</sub> | 0.3V to 25V              |
| VIN to VPHASE (10ns)                       |                          |
| V <sub>SW</sub> to PGND <sub>(DC)</sub>    | 0.3 V to $V_{IN}$ + 0.3V |
| V <sub>SW</sub> to PGND <sub>(25ns)</sub>  | 5V to 25V                |
| V <sub>BST</sub>                           | V <sub>PHASE</sub> + 4V  |
| $V_{DD}, V_{DRV}$                          | 0.3V to +4V              |
| All other pins                             | 0.3V to $V_{DD}$ + 0.3V  |
| Instantaneous current                      | 95A                      |
| Junction temperature                       | 150°C                    |
| Lead temperature                           | 260°C                    |
| Storage temperature                        |                          |

## Recommended Operating Conditions (2)

| Supply voltage (V <sub>IN</sub> )         | 3.0V to 16V     |
|-------------------------------------------|-----------------|
| Driver voltage (V <sub>DRV</sub> )        | 3.0V to 3.6V    |
| Logic voltage (V <sub>DD</sub> )          | 3.0V to 3.6V    |
| Operating junction temp (T <sub>1</sub> ) | -40°C to +125°C |

| Thermal Resistance | <b>е</b> <sup>(3)</sup> <b>О</b> ЈВ | $oldsymbol{	heta}$ JC_TOP |
|--------------------|-------------------------------------|---------------------------|
| LGA- 41 (5mmx6mm)  | 2.2                                 | 8.7°C/W                   |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- The device is not guaranteed to function outside of its operating conditions.
- 3)  $\theta_{JB}$ : Thermal resistance from junction to board around PGND soldering point.
  - $\theta_{\text{JC\_TOP}}.$  Thermal resistance from junction to top of package.



## **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 12V, VDRV = VDD = EN = 3.3V;  $T_A$  = 25°C for typical value and  $T_J$  = -40°C to +125°C for max and min values, unless otherwise noted.

| Parameter                                            | Symbol                     | Condition                                               | Min  | Тур  | Max  | Units |
|------------------------------------------------------|----------------------------|---------------------------------------------------------|------|------|------|-------|
| I <sub>IN</sub> shutdown                             |                            | EN = low                                                |      | 90   | 180  | μA    |
| VIN under-voltage lockout threshold rising           |                            |                                                         |      | 2.5  | 3.0  | V     |
| VIN under-voltage lockout threshold hysteresis       |                            |                                                         |      | 450  |      | mV    |
| I <sub>VDRV</sub> quiescent current                  |                            | PWM = low                                               |      | 250  | 350  | μA    |
| I <sub>VDD</sub> quiescent current                   |                            | PWM = low                                               |      | 3    |      | mA    |
| VDD voltage UVLO rising                              |                            |                                                         |      | 2.75 | 2.95 | V     |
| VDD voltage UVLO hysteresis                          |                            |                                                         |      | 300  |      | mV    |
| High-side current limit (4)                          | I <sub>LIM_FLT</sub>       | Cycle-by-cycle up to 8 cycles                           |      | 95   |      | А     |
| High-side current limit tolerance (4)                |                            |                                                         | -15% |      | +15% |       |
| Low-side current limit (4)                           |                            | Negative current limit, cycle-by-cycle, no fault report |      | -40  |      | А     |
| Low-side current limit tolerance (4)                 |                            |                                                         | -15% |      | +15% |       |
| Negative current limit low-side off time (4)         |                            |                                                         |      | 200  |      | ns    |
| High-side current limit fault flag counter (4)       |                            |                                                         |      | 8    |      | times |
| High-side current limit fault flag clear counter (4) |                            |                                                         |      | 4    |      | times |
| Dead time at SW rising (4)                           |                            |                                                         |      | 2    |      | ns    |
| Dead time at SW falling (4)                          |                            | Positive inductor current                               |      | 6    |      | ns    |
| Dead time at 500 family 5                            |                            | Negative inductor current                               |      | 28   |      | ns    |
| EN input high threshold voltage                      |                            |                                                         | 2.30 |      |      | V     |
| EN input low threshold voltage                       |                            |                                                         |      |      | 0.8  | V     |
| PWM high to SW rising delay (4)                      | <b>t</b> <sub>Rising</sub> |                                                         |      | 20   |      | ns    |
| PWM low to SW falling delay (4)                      | <b>t</b> Falling           |                                                         |      | 20   |      | ns    |
|                                                      | t∟⊤                        |                                                         |      | 40   |      | ns    |
| PWM tri-state to SW Hi-Z delay (4)                   | $t_{TL}$                   |                                                         |      | 30   |      | ns    |
| Wivi til-State to SW Fil-2 delay (7                  | tнт                        |                                                         |      | 40   |      | ns    |
|                                                      | tтн                        |                                                         |      | 30   |      | ns    |
| Minimum PWM pulse width (4)                          |                            |                                                         |      | 30   |      | ns    |
| IOUT sense gain accuracy (4)                         |                            | 20A ≤ ISW ≤ 70A                                         | -2   | 0    | +2   | %     |
| IOUT sense gain                                      | GIOUT                      |                                                         |      | 5    |      | μΑ/Α  |



## **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN}$  = 12V, VDRV = VDD = EN = 3.3V;  $T_A$  = 25°C for typical value and  $T_J$  = -40°C to +125°C for max and min values, unless otherwise noted.

| Parameter                             | Symbol | Condition                                                    | Min  | Тур | Max  | Units |
|---------------------------------------|--------|--------------------------------------------------------------|------|-----|------|-------|
| IOUT sense offset                     |        | Isw = 0A, V <sub>IOUT</sub> = 1.2V,<br>T <sub>J</sub> = 25°C | -2   | 0   | 2    | μA    |
|                                       |        | EN = low, V <sub>IOUT</sub> = 1.2V                           | -1   | 0   | 1    | μA    |
| IOUT pin voltage range (4)            | VIOUT  |                                                              | 0.7  |     | 2.1  | V     |
| TOUT/FLT sense gain (4)               |        |                                                              |      | 8   |      | mV/°C |
| TOUT/FLT sense offset (4)             |        | $T_J = 25^{\circ}C$                                          |      | 800 |      | mV    |
| Over-temperature fault flag (4)       |        |                                                              |      | 145 |      | °C    |
| Over-temperature fault tolerance (4)  |        |                                                              | -10% |     | +10% |       |
| Over-temperature fault hysteresis (4) |        |                                                              |      | 12  |      | °C    |
| TOUT/FLT when fault (4)               |        |                                                              | 3.0  | 3.3 |      | V     |
| DWA into                              |        | Pull up, EN = high                                           |      | 6   |      | kΩ    |
| PWM resistor                          |        | Pull down, EN = high                                         |      | 5   |      | kΩ    |
| PWM logic high voltage                |        |                                                              | 2.30 |     |      | V     |
| PWM tri-state region                  |        |                                                              | 1.10 |     | 1.80 | V     |
| PWM logic low voltage                 |        |                                                              |      |     | 0.80 | V     |

#### Note:

<sup>4)</sup> Guaranteed by design or characterization data, not tested in production.



## **PWM TIMING DIAGRAM**



**Figure 1: PWM Timing Diagram** 



## TYPICAL CHARACTERISTICS











400ns/div.



## TYPICAL PERFORMANCE CHARACTERISTICS

400ns/div.





## **FUNCTIONAL BLOCK DIAGRAM**



**Figure 2: Functional Block Diagram** 



## **OPERATION**

The MP86957 is a 70A, monolithic half-bridge driver with MOSFETs ideally suited for multiphase buck regulators.

An external 3.3V is required to supply both VDD and VDRV.

When EN transitions from low to high and the VDD and VDRV signals are sufficiently high, operation begins.



#### APPLICATION INFORMATION

#### **PWM**

The PWM input pin is capable of tri-state input. When the PWM input signal is within the tri-state threshold window for 40ns (typical), THT or TLT, the high-side MOSFET (HS-FET) turns off immediately and the low-side MOSFET (LS-FET) remains in diode emulation mode until zero current detection. The tri-state PWM input can be from a forced middle voltage PWM signal. Alternately, the PWM input can be floated and the internal current source will charge the signal to a middle voltage. The PWM timing diagram shows the propagation delay definition from PWM to the SW node (see Figure 1).

Place a resistor divider (e.g.  $1.2k\Omega$  to VDD and  $1k\Omega$  to GND) at the PWM pin to anticipate when the controller's PWM tri-state enters Hi-Z (High impedance) mode. This function prevents the LS-FET from turning on if the TOUT/FLT signal is pulled up after a fault occurs and the controller responds the fault and shuts down by placing PWM to HiZ mode. The PWM pin does not require a resistor divider if the controller's PWM tri-state is at a middle voltage.

#### **Diode Emulation Mode**

In diode emulation mode, when PWM is at either low or tri-state input, the LS-FET turns on whenever the inductor current is positive. The LS-FET is off if the inductor current is negative or after it has crossed zero current. Diode emulation mode can be enabled by:

- 1. Driving PWM to middle state
- 2. Floating the PWM pin

#### **Current Sense**

The IOUT pin is a bi-directional current source proportional to the inductor current. The current sensing gain is  $5\mu$ A/A, and a resistor is used to program the voltage gain proportional to the inductor current if needed.

The IOUT pin output has two states (see Table 1). In disable mode (EN = low), the current sense circuit is disabled and IOUT is in Hi-Z (high-impedance) state.

**Table 1: IOUT Output States** 

| PWM | EN   | IOUT   |  |  |
|-----|------|--------|--|--|
| PWM | High | Active |  |  |
| Х   | Low  | Hi-Z   |  |  |

The IOUT pin voltage range of 0.7V to 2.1V is required to get IOUT's accurate current output. In general, there is a resistor ( $R_{\text{IOUT}}$ ) connected from IOUT to an external voltage, which is capable of sinking a small current to provide enough voltage to meet the required operating voltage range. Determine a proper reference voltage ( $V_{\text{CM}}$ ) and/or  $R_{\text{IOUT}}$  value using Equation (1) and Equation (2):

$$0.7V < I_{IOUT} \times R_{IOUT} + V_{CM} < 2.1V$$
 (1)

$$I_{IOUT} = I_{SW} \times G_{IOUT}$$
 (2)

Where  $V_{\text{CM}}$  is a reference voltage connected to  $R_{\text{IOUT}}$ .

The Intelli-Phase<sup>™</sup> current sense output can be used to accurately monitor the output current. The cycle-by-cycle current information from IOUT can be used for phase current balancing, over-current protection, and active voltage positioning (output voltage droop).

#### **Positive and Negative Inductor Current Limit**

When HS-FET over-current is detected, the HS-FET on-pulse is truncated for that PWM cycle. If an HS current limit event is detected for eight consecutive cycles, the TOUT/FLT pin is pulled high to VDD, during which time the driver continues responding to PWM. Once four consecutive normal cycles are detected, TOUT/FLT is cleared.

When the LS-FET detects a -40A valley current, the part turns off the LS-FET and turns on the HS-FET for 200ns to limit the negative current. The LS-FET negative current limit will not trigger a fault report.

## **Over-Temperature Fault Flag**

If the junction temperature rises above 145°C, TOUT/FLT is pulled to VDD, during which time the driver continues responding to PWM. Once the junction temperature falls below 133°C, the fault flag clears.



#### **Low-Side Catastrophic Failure Protection**

If the HS-FET  $V_{DS}$  is greater than 0.7V when the HS-FET is on, the low-side catastrophic failure protection is triggered. The MP86957 stops responding to PWM and latches, and TOUT/FLT is pulled high immediately. After 200ns, the PWM impedance becomes 10k to GND. The MPS multiphase controller can detect this impedance and record which phase experiences this failure.

This fault latch can be released by toggling EN or recycling VDD/VIN.

## Temperature Sense Output with Fault Indicator (TOUT/FLT)

TOUT/FLT reports junction temperature. It sources a voltage proportional to the junction temperature when  $V_{DD}$  is higher than the UVLO threshold. The gain is 8mV/°C, and the offset is +800mV at 25°C. TOUT pins from multi-phase topologies can be tied together to report the highest TMON signals to the controller.

TOUT/FLT are pulled to VDD when a fault event is detected. It reports three fault events: HS-FET over-current limit, over-temperature, low-side catastrophic failure.

For multiphase operation, connect TOUT/FLT of each Intelli-Phase<sup>TM</sup> together (see Figure 3).



Figure 3: Multiphase Temperature Sense Utilization

#### **PCB Layout Guidelines**

PCB layout plays an important role in achieving stable operation. For optimal performance, refer to Figure 4 and follow the guidelines below:

- Place the input MLCC capacitors as close to VIN and PGND as possible. The major MLCC capacitors should be placed on the same layer as the MP86957.
- Place as many VIN and PGND vias underneath the package as possible, inbetween VIN or PGND long pads.
- 3. Place a VIN copper plane on the second inner layer to form the PCB stacking in a +/-/+ pattern to reduce the parasitic impedance from the input MLCC cap to the MP86957. The copper plane on inner layer must at least cover the VIN vias underneath the package and the input MLCC capacitors.
- Place more PGND vias close to the PGND pin/pad to minimize parasitic resistance and impedance, as well as thermal resistance.
- 5. Place the BST and VDRV capacitors as close to the device's pins as possible. Use a ≥20 mil width trace to route the path. Avoid the via for the BST driving path. It is recommended to use 0.1μF to 0.22μF for the bootstrap capacitor.
- Place the VDD decoupling capacitor close to the device. Connect AGND and PGND at the point of the VDD capacitor's ground connection.
- 7. Keep the IOUT signal trace away from highcurrent paths, such as SW and PWM.





Figure 4: Example of PCB Layout (Placement & Top layer PCB)

Input Capacitor: 0805 package (top side & bottom side) & 0402 package (Top side)

Inductor: 11x8 package

VDD/BST/VDRV Capacitor: 0402 package

Via Size: 20/10 mils

© 2020 MPS. All Rights Reserved.



#### **PACKAGE INFORMATION**

## **LGA-41 (5mmx6mm)**



**TOP VIEW** 

#### SIDE VIEW



**RECOMMENDED STENCIL DESIGN** 



**BOTTOM VIEW** 

**RECOMMENDED LAND PATTERN** 

#### NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX.
- 3) JEDEC REFERENCE IS MO-303.
- 4) DRAWING IS NOT TO SCALE.



## **Revision History**

| Revision # | Revision<br>Date                                                             | Description                                                                           | Pages<br>Updated |
|------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------|
| 1.0        | 05/08/2019                                                                   | Initial Release                                                                       | -                |
|            |                                                                              | Update the descriptions for pin 32.                                                   | 3                |
|            |                                                                              | Add (V <sub>IN</sub> to V <sub>PHASE</sub> ) to Absolute Maximum Ratings              | 4                |
|            | Update recommended operating conditions for V <sub>IN</sub> from 3.0V to 16V |                                                                                       |                  |
|            |                                                                              | Update the typical dead-time for negative inductor current at SW falling edge to 28ns | 5                |
|            |                                                                              | Update the typical propagation delay from PWM to SW                                   | 5                |
| 1.1        | 07/08/2020                                                                   | Update the typical minimum PWM pulse width to 30ns                                    | 5                |
| 1.1        | 07/06/2020                                                                   | Add Typical Characteristics for threshold of EN, PWM and VDD UVLO                     | 8                |
|            |                                                                              | Update typical performance characteristics                                            | 9                |
|            |                                                                              | Update the application information for PWM section                                    | 12               |
|            |                                                                              | Update Figure 3                                                                       | 13               |
|            |                                                                              | Correct the BST capacitor's capacitance to 0.22µF                                     | 13               |
|            |                                                                              | Update the recommended Land Pattern and Stencil Design                                | 15               |
|            |                                                                              | Add revision history page                                                             | 16               |

**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.