MAX1546ETL Rev. A

**RELIABILITY REPORT** 

FOR

# MAX1546ETL

PLASTIC ENCAPSULATED DEVICES

May 8, 2003

# **MAXIM INTEGRATED PRODUCTS**

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

e/h

Jim Pedicord Quality Assurance Reliability Lab Manager

Reviewed by

Kull

Bryan J. Preeshl Quality Assurance Executive Director

#### Conclusion

The MAX1546 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. .....Device Description II. .....Manufacturing Information III. .....Packaging Information

#### I. Device Description

#### A. General

The MAX1546 is a dual-phase, Quick-PWM<sup>™</sup>, step-down controllers for Intel IMVP<sup>™</sup> CPU core supplies. Dual-phase operation reduces input ripple current requirements and output voltage ripple while easing component selection and layout difficulties. The Quick-PWM control scheme provides instantaneous response to fast load-current steps. The MAX1546 includes active voltage positioning with adjustable gain and offset, reducing power dissipation and bulk output capacitance requirements.

.....Attachments

V. .....Quality Assurance Information

IV. .....Die Information

VI. .....Reliability Evaluation

The MAX1546 is intended for two different notebook CPU core applications: stepping down the battery directly or stepping down the 5V system supply to create the core voltage. The singlestage conversion method allows this device to directly step down high-voltage batteries for the highest possible efficiency. Alternatively, two-stage conversion (stepping down the 5V system supply instead of the battery) at a higher switching frequency provides the minimum possible physical size.

The MAX1546 complies with the IMVPV specifications. The switching regulator features soft-start and power-up sequencing. The MAX1546 also features independent four-level logic inputs for setting the suspend voltage (S0–S1). The MAX1546 includes output undervoltage protection, thermal protection, and voltage regulator power-OK (VROK) output. When any of these protection features detect a fault, the controller shuts down. Additionally, the MAX1546 includes overvoltage protection

The MAX1546 is available in low profile, 40-pin 6mm x 6mm thin QFN packages.

#### B. Absolute Maximum Ratings

| <u>ltem</u>                                      | <u>Rating</u>           |
|--------------------------------------------------|-------------------------|
| V+ to GND                                        | -0.3V to +30V           |
| VCC to GND                                       | -0.3V to +6V            |
| VDD to PGND                                      | -0.3V to +6V            |
| SKIP, SUS, D0–D5 to GND                          | -0.3V to +6V            |
| ILIM, FB, OFS, CCV, CCI, REF, OAIN+,OAIN- to GND | -0.3V to (VCC + 0.3V)   |
| CMP, CSP, CMN, CSN, GNDS to GND                  | -0.3V to (VCC + 0.3V)   |
| TON, TIME, VROK, S0–S1 to GND                    | -0.3V to (VCC + 0.3V)   |
| SHDN to GND (Note 1)                             | -0.3V to +18V           |
| DLM, DLS to PGND                                 | -0.3V to (VDD + 0.3V)   |
| BSTM, BSTS to GND                                | -0.3V to +36V           |
| DHM to LXM                                       | -0.3V to (VBSTM + 0.3V) |
| LXM to BSTM                                      | -6V to +0.3V            |
| DHS to LXS                                       | -0.3V to (VBSTS + 0.3V) |
| LXS to BSTS                                      | -6V to +0.3V            |
| GND to PGND                                      | -0.3V to +0.3V          |
| REF Short-Circuit Duration                       | Continuous              |
| Operating Temperature Range                      | -40°C to +100°C         |
| Junction Temperature                             | +150°C                  |
| Storage Temperature Range                        | -65°C to +150°C         |
| Lead Temperature (soldering, 10s)                | +300°C                  |
| Continuous Power Dissipation (TA = +70°C)        |                         |
| 40-Pin QFN (6 x 6)                               | 1860mW                  |
| Derates above +70°C                              |                         |
| 40-Pin QFN                                       | 23.2mW/°C               |
|                                                  |                         |

**Note 1:** SHDN may be forced to 12V for the purpose of debugging prototype boards using the no-fault test mode, which disables fault protection and overlapping operation.

## II. Manufacturing Information

| A. Description/Function:       | Dual-Phase, Quick-PWM Controller for IMVP CPU Core Power Supplies |                                             |
|--------------------------------|-------------------------------------------------------------------|---------------------------------------------|
| B. Process:                    |                                                                   | S12 (Standard 1.2 micron silicon gate CMOS) |
| C. Number of Device Transistor | ſS:                                                               | 11,015                                      |
| D. Fabrication Location:       |                                                                   | California or Oregon, USA                   |
| E. Assembly Location:          |                                                                   | Thailand and USA                            |
| F. Date of Initial Production: |                                                                   | January, 2003                               |

## **III.** Packaging Information

| A. Package Type:                                                            | 40-Pin QFN (6x6)         |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | Solder Plate             |
| D. Die Attach:                                                              | Silver-filled Epoxy      |
| E. Bondwire:                                                                | Gold (1.3 mil dia.)      |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | # 05-9000-0383           |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity<br>per JEDEC standard JESD22-112: | Level 1                  |

## **IV. Die Information**

| A. Dimensions:             | 130 x 172 mils                                     |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Aluminum/Si (Si = 1%)                              |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 1.2 microns (as drawn)                             |
| F. Minimum Metal Spacing:  | 1.2 microns (as drawn)                             |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                         |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |

#### V. Quality Assurance Information

| Α. | Quality Assurance Contacts: | Jim Pedicord (Reliability Lab Manager) |
|----|-----------------------------|----------------------------------------|
|    |                             | Bryan Preeshl (Executive Director)     |
|    |                             | Kenneth Huening (Vice President)       |

- B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.
  0.1% For all Visual Defects.
- C. Observed Outgoing Defect Rate: < 50 ppm
- D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{\frac{1.83}{192 \times 4389 \times 48 \times 2}}_{\text{Temperature Acceleration factor assuming an activation energy of 0.8eV}$ 

 $\lambda = 22.62 \times 10^{-9}$ 

 $\lambda$  = 22.62 F.I.T. (60% confidence level @ 25°C)

This low failure rate represents data collected from Maxim's reliability monitor program. In addition to routine production Burn-In, Maxim pulls a sample from every fabrication process three times per week and subjects it to an extended Burn-In prior to shipment to ensure its reliability. The reliability control level for each lot to be shipped as standard product is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on any lot that exceeds this reliability control level. Attached Burn-In Schematic (Spec. # 06-6131) shows the static Burn-In circuit. Maxim also performs quarterly 1000 hour life test monitors. This data is published in the Product Reliability Report (**RR-1M**).

#### B. Moisture Resistance Tests

Maxim pulls pressure pot samples from every assembly process three times per week. Each lot sample must meet an LTPD = 20 or less before shipment as standard product. Additionally, the industry standard 85°C/85%RH testing is done per generic device/package family once a quarter.

#### C. E.S.D. and Latch-Up Testing

The PD38 die type has been found to have all pins able to withstand a transient pulse of  $\pm$ 1500V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm$ 250mA.

## Table 1 Reliability Evaluation Test Results

#### MAX1546ETL

| TEST ITEM                  | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        | PACKAGE | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------------|---------------------------------------------------------|----------------------------------|---------|----------------|-----------------------|
| Static Life Test           | t (Note 1)                                              |                                  |         |                |                       |
|                            | Ta = 135°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters<br>& functionality |         | 48             | 0                     |
| Moisture Testin            | ng (Note 2)                                             |                                  |         |                |                       |
| Pressure Pot               | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | QFN     | 77             | 0                     |
| 85/85                      | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality |         | 77             | 0                     |
| Mechanical Stress (Note 2) |                                                         |                                  |         |                |                       |
| Temperature<br>Cycle       | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters<br>& functionality |         | 77             | 0                     |

Note 1: Life Test Data may represent plastic DIP qualification lots. Note 2: Generic Package/Process data

# Attachment #1

|    | Terminal A<br>(Each pin individually<br>connected to terminal A<br>with the other floating) | Terminal B<br>(The common combination<br>of all like-named pins<br>connected to terminal B) |
|----|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| 1. | All pins except V <sub>PS1</sub> <u>3/</u>                                                  | All $V_{PS1}$ pins                                                                          |
| 2. | All input and output pins                                                                   | All other input-output pins                                                                 |

TABLE II. Pin combination to be tested. 1/2/

- 1/ Table II is restated in narrative form in 3.4 below.
- $\overline{2/}$  No connects are not to be tested.
- $\overline{3/}$  Repeat pin combination I for each named Power supply and for ground

(e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND, + $V_{S}$ , - $V_{S}$ ,  $V_{REF}$ , etc).

- 3.4 <u>Pin combinations to be tested.</u>
  - a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
  - b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., V<sub>SS1</sub>, or V<sub>SS2</sub> or V<sub>SS3</sub> or V<sub>CC1</sub>, or V<sub>CC2</sub>) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
  - c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.



6×6×0.8mm QFN THIN PKG.

EXPOSED PAD PKG.





| MAXIM | TITLE: BI Circuit: MAX1546/1547 (PD38Z) |               |             |
|-------|-----------------------------------------|---------------|-------------|
|       | DOCUMENT I.D.                           | REVISION<br>A | PAGE 2 OF 3 |